

# Logos2 Family FPGA Arithmetic Process Module (APM) User Guide

(UG040003, V1.3) (17.07.2023)

Shenzhen Pango Microsystems Co., Ltd.
All Rights Reserved. Any infringement will be subject to legal action.



# **Revisions History**

## **Document Revisions**

| Version | Date of Release | Revisions        |
|---------|-----------------|------------------|
| V1.3    | 17.07.2023      | Initial release. |
|         |                 |                  |

(UG040003, V1.3) 1/37



# **About this Manual**

## **Terms and Abbreviations**

| Terms and Abbreviations | Meaning                          |
|-------------------------|----------------------------------|
| APM                     | Arithmetic Process Module        |
| MAC                     | Multiply Accumulate              |
| SIMD                    | Single-instruction-multiply-data |
|                         |                                  |

(UG040003, V1.3) 2 / 37



# **Table of Contents**

| Revisions History                                | 1  |
|--------------------------------------------------|----|
| About this Manual                                | 2  |
| Table of Contents                                | 3  |
| Tables                                           | 4  |
| Figures                                          | 5  |
| Chapter 1 General Introduction                   | 6  |
| Chapter 2 Function Description                   | 7  |
| 2.1 APM Structure                                | 7  |
| 2.1.1 I/O Unit                                   | 9  |
| 2.1.2 Preadd Unit                                | 9  |
| 2.1.3 Mult Unit                                  | 10 |
| 2.1.4 Postadd Unit                               | 10 |
| 2.2 GTP Description                              | 11 |
| 2.2.1 Block Diagram of GTP Structure             | 11 |
| 2.2.2 Port Description                           | 12 |
| 2.2.3 Parameter Description                      | 13 |
| 2.2.4 Mode Descriptions                          |    |
| 2.3 APM Operating Modes                          | 17 |
| 2.3.1 Multiplication Mode                        | 17 |
| 2.3.2 General Multiply-Add Mode                  | 19 |
| 2.3.3 Multiply-Accumulate Mode                   | 20 |
| 2.3.4 FIR Application                            | 22 |
| 2.4 Function Descriptions.                       | 23 |
| 2.4.1 Rounding Function                          | 23 |
| 2.4.2 Time Division Multiplexing                 | 25 |
| Chapter 3 Appendix                               | 27 |
| 3.1 Cascading Capabilities                       | 27 |
| 3.2 Design Recommendations                       | 28 |
| 3.3 Instantiate GTP for multiplication mode      | 28 |
| 3.4 Instantiate GTP for multiply-add mode        | 31 |
| 3.5 Instantiate GTP for multiply-accumulate mode | 34 |
| Disclaimer                                       | 37 |



# **Tables**

| Table 2-1 GTP_APM_E2 Port Description List                    | 12 |
|---------------------------------------------------------------|----|
| Table 2-2 GTP_APM_E2 Parameter Description List               | 13 |
| Table 2-3 MODE Port Function Description                      | 15 |
| Table 2-4 MODEIN Function List                                | 16 |
| Table 2-5 Typical FIR Filter Implementation                   | 22 |
| Table 2-6 Detailed Rounding Function List                     | 24 |
| Table 2-7 List of Rounding Function Configurations            | 24 |
| Table 2-8 Time-Division Multiplexing Details                  | 25 |
| Table 3-1 Descriptions of Functions Achieved by APM Cascading | 27 |



# **Figures**

| Figure 2-1 Block Diagram of Overall APM Functions                        | 7  |
|--------------------------------------------------------------------------|----|
| Figure 2-2 Block Diagram of X, XB, and Pre-adder Functions               | 8  |
| Figure 2-3 Block Diagram of Port Y Functions                             | 8  |
| Figure 2-4 GTP_APM_E2 Structure Diagram                                  | 11 |
| Figure 2-5 Multiplication Mode Application Diagram                       | 17 |
| Figure 2-6 Application Diagram of Pre-addition Multiplication Mode       | 18 |
| Figure 2-7 Typical Timing Diagram for Multiplication Mode                | 18 |
| Figure 2-8 Application Diagram of General Multiply-Add Mode              | 19 |
| Figure 2-9 Typical Timing for General Multiply-Add Mode                  | 20 |
| Figure 2-10 Application Diagram of Multiply-Accumulate Mode              | 20 |
| Figure 2-11 Application Diagram of Pre-addition Multiply-Accumulate Mode | 21 |
| Figure 2-12 Typical Timing of Multiply-Accumulate Mode                   | 22 |
| Figure 2-13 Symmetric Systolic FIR Functional Diagram                    | 22 |



## **Chapter 1 General Introduction**

Logos2 Family products are equipped with APM (Arithmetic Process Module), which provides efficient digital signal processing capabilities.

Distributed by column in Logos2 products, APM has the following main features:

- ➤ Signed multiplier 25×18, unsigned multiplication is achieved by assigning 0 to the high bits
- All calculations and output results are signed, including the sign bit
- ➤ One 48-bit addition/subtraction/accumulation operation or two 24-bit operations supported
- With a 25-bit Preadder
- ➤ Independent optional CE and RST
- Input cascade chains supported
- > Output cascade chains supported
- Control/data signal pipeline
- Dynamic mode switching supported
- Rounding function

APM can be implemented with the Pango Design Suite software (hereinafter referred to as PDS). For user convenience, IP is generated by the IP Compiler tool embedded in PDS. The PDS software integrates the IP User Guide. For the specific usage of IPs, refer to the user guide after selecting the APM usage mode.

(UG040003, V1.3) 6/37



## **Chapter 2 Function Description**

#### 2.1 APM Structure

APM primarily consists of four functional units: I/O Unit, Preadd Unit, Mult Unit, and Postadd Unit. Figure 2-1 shows the block diagram of overall APM functions.



Note: Signals marked with \* are internal cascade signals.

Figure 2-1 Block Diagram of Overall APM Functions

(UG040003, V1.3) 7 / 37



The input structures of X, XB, Pre-adder and dual-Y port register in the dashed boxes in Figure 2-1 are shown in Figure 2-2 Table 2-2 and Figure 2-3.



Figure 2-2 Block Diagram of X, XB, and Pre-adder Functions



Figure 2-3 Block Diagram of Port Y Functions

APM includes a multiplier followed by an adder. APM requires the use of all pipeline registers when operating at full speed.

- APM supports cascade mode, with common applications including FFT, FIR, multiplication, addition or subtraction operations, and large bit-width multiplication.
- APM also provides functions such as synchronous reset, clock enable, dual input registers for the X port, SIMD, Direct Rounding, and Round-toward-nearest.
- > 8/16/17/24-bit right shift functions can achieve larger bit-width multiplication.
- > Optional input, pipeline, pre-add, output, multiplication, and postadd registers.
- Optional control signal (MODEY, MODEZ, MODEIN) registers.

(UG040003, V1.3) 8 / 37



For APM resources and performance, refer to the APM section of the DS04001\_Logos2 Family FPGA Device Datasheet.

#### 2.1.1 I/O Unit

- > Implements data in/out registration.
- Each register's CE signals (active-high) and RST signals (active-high) are controlled by their respective independent CE and RST inputs. The asynchronous/synchronous function of RST is determined by the shared parameter ASYNC.
- ➤ Mode ports are divided into three groups: MODEIN[4:0], MODEY[2:0], and MODEZ[3:0] according to the control function. Each group of mode ports is controlled by its own independent REG, RST, and CE parameters.
- APM cascading is used to implement FIR and high-bit-width multipliers such as 49\*35.
- > Simplifies routing for constant input and repeated sign bits.
- ➤ Port X supports 30-bit binary operations, and Port XB[24:0] supports PREADD\_MULTADD operations. The MODEIN control terminal supports time-division multiplexing functions.
- For the 30-bit data of Port X, the lower 25 bits are used for the multiplier, and the entire 30 bits form the higher 30 bits of the 48-bit X:Y bit-width data.
- The multi-stage registers for X and Y inputs can be controlled independently.
- ➤ Independent Z input and input register.
- ➤ CIN and COUT are internal cascade signals that support 96-bit multiplication and addition/subtraction between two APMs.

#### 2.1.2 Preadd Unit

- ➤ The hardware implementation is 25±25, producing a 25-bit result; or two 12±12, each producing a 12-bit result (when USE\_SIMD=1).
- The pre-add function can be bypassed (USE\_PREADD=0).
- ➤ With output register

(UG040003, V1.3) 9 / 37



#### 2.1.3 Mult Unit

- Implements a  $25 \times 18$  with the result sign-extended to 48 bits; or two  $12 \times 9$  (USE\_SIMD=1), with each  $12 \times 9$  result sign-extended to 24 bits.
- ➤ All operands are signed numbers.

#### 2.1.4 Postadd Unit

- ➤ Implements a 48-bit addition or two 24-bit additions. Subtraction operation P=X-Y is converted to addition P=X+~Y+1 for computation.
- ➤ POSTADD supports the rounding function, with ROUNDMODE, PINITO, and PINIT1 parameters set. Refer to 2.4.1 for details.
- ➤ POSTADD can be bypassed (when POSTADD=0), at which time the APM outputs the result of the multiplier.

(UG040003, V1.3) 10 / 37



#### 2.2 GTP Description

The GTP\_APM\_E2 unit integrates various working modes of APM, allowing users to select different modes and implement APM functions by configuring interfaces and parameters. For the default values of each register, refer to UG050007\_Logos2 Family Product GTP User Guide.

#### 2.2.1 Block Diagram of GTP Structure



Figure 2-4 GTP\_APM\_E2 Structure Diagram

(UG040003, V1.3) 11/37



## 2.2.2 Port Description

Table 2-1 GTP\_APM\_E2 Port Description List

| Port Name   | Input/Output | Description                                                                                                                                                                                |
|-------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| X[29:0]     | Input        | Parallel data input; X[24:0] serves as the X input of the multiplier or pre-adder, and X[29:0] serves as the higher 30 bits of X:Y, which can be used as the input data for the Postadder. |
| CXI[29:0]   | Input        | Cascade X input, from the CXO ports of other APM modules                                                                                                                                   |
| CXBI[24:0]  | Input        | Cascade XB input, from the CXBO ports of other APM modules                                                                                                                                 |
| XB[24:0]    | Input        | Parallel data input XB, as the input of the preadder, X±XB serves as the output of the preadder, controlled by MODEIN[3]                                                                   |
| Y[17:0]     | Input        | Parallel data input Y, Y input of the multiplier, Y[17:0] serves as the lower 18 bits of X:Y, which can be used as the input data for the postadder                                        |
| Z[47:0]     | Input        | Parallel data input Z, input data for the Postadder                                                                                                                                        |
| CPI[47:0]   | Input        | Cascade P input, from the CPO port of the previous APM module                                                                                                                              |
| CIN         | Input        | Cascade CIN carry input, from the COUT port of the previous APM module                                                                                                                     |
| MODEY[2:0]  | Input        | APM dynamic Y-port control operator. Refer to 2.2.4 Mode Descriptions for function details.                                                                                                |
| MODEZ[3:0]  | Input        | APM dynamic Z-port control operator. Refer to 2.2.4 Mode Descriptions for function details.                                                                                                |
| MODEIN[4:0] | Input        | APM dynamic input control operator, refer to 2.2.4 Mode Descriptions for function details.                                                                                                 |
| CLK         | Input        | Clock input, used for all internal registers                                                                                                                                               |
| CEX1        | Input        | Clock enable signal for XREG1 (the first X-port input register), used when X_REG=1 or 3                                                                                                    |
| CEX2        | Input        | Clock enable signal for XREG2 (the second X-port input register), used when X_REG=2 or 3 and MODEIN[0]=0                                                                                   |
| CEX3        | Input        | Clock enable signal for XREG3 (the third X-port input register), used when CXO_REG=3                                                                                                       |
| RSTX        | Input        | Active-high X reset signal to reset all X-port input registers                                                                                                                             |
| CEXB        | Input        | Clock enable signal for XB-port registers                                                                                                                                                  |
| RSTXB       | Input        | Active-high XB reset signal to reset XB input registers                                                                                                                                    |
| CEY1        | Input        | Clock enable signal for YREG1 (the first Y-port input register), used when Y_REG=1 or 3                                                                                                    |
| CEY2        | Input        | Clock enable signal for YREG2 (the second Y-port input register), used when Y_REG=2 or 3 and MODEIN[4]=0                                                                                   |
| RSTY        | Input        | Active-high Y reset signal to reset all Y-port input registers                                                                                                                             |
| CEZ         | Input        | Clock enable signal for Z-port input registers                                                                                                                                             |
| RSTZ        | Input        | Active-high Z reset signal to reset Z-port input registers                                                                                                                                 |
| CEPRE       | Input        | Clock enable signal for PREADD registers                                                                                                                                                   |
| RSTPRE      | Input        | Active-high PREADD reset signal to reset PREADD registers                                                                                                                                  |
| CEM         | Input        | Clock enable signal for MULT registers                                                                                                                                                     |
| RSTM        | Input        | Active-high MULT register reset signal to reset MULT registers                                                                                                                             |
| CEP         | Input        | Clock enable signal for Postadd registers                                                                                                                                                  |
| RSTP        | Input        | Active-high P reset signal to reset Postadd registers                                                                                                                                      |
| CEMODEIN    | Input        | Clock enable signal for MODEIN registers                                                                                                                                                   |
| RSTMODEIN   | Input        | Active-high MODEIN reset signal to reset MODEIN registers                                                                                                                                  |
|             |              | 1                                                                                                                                                                                          |

(UG040003, V1.3) 12 / 37



| Port Name  | Input/Output | Description                                             |
|------------|--------------|---------------------------------------------------------|
| CEMODEY    | Input        | Clock enable signal for MODEY registers                 |
| RSTMODEY   | Input        | Active-high MODEY reset signal to reset MODEY registers |
| CEMODEZ    | Input        | Clock enable signal for MODEZ registers                 |
| RSTMODEZ   | Input        | Active-high MODEZ reset signal to reset MODEZ registers |
| P[47:0]    | Output       | 48-bit parallel data output for APM                     |
| CPO[47:0]  | Output       | Cascaded P output to connect to other APMs' CPI         |
| COUT       | Output       | Cascaded CIN output to connect to other APMs' CIN       |
| CXO[29:0]  | Output       | Cascaded X output to connect to other APMs' CXI         |
| CXBO[24:0] | Output       | Cascaded XB output to connect to the other APMs' CXBI   |

## 2.2.3 Parameter Description

Table 2-2 GTP\_APM\_E2 Parameter Description List

| Parameter   | Valid Values | Defaults | Function Description                                        |
|-------------|--------------|----------|-------------------------------------------------------------|
|             |              |          | Postadd function enable                                     |
| USE_POSTADD | 0,1          | 0        | 0: Not enabled                                              |
|             |              |          | 1: Enabled                                                  |
|             |              |          | Preadd function enable                                      |
| USE_PREADD  | 0,1          | 0        | 0: Not enabled                                              |
|             |              |          | 1: Enabled                                                  |
|             |              |          | Multiplier enable                                           |
| USE_MULT    | 0,1          | 1        | 0: Not enabled                                              |
|             |              |          | 1: Enabled                                                  |
|             |              |          | Cascaded X output register delay selection; 0/1/2/3         |
| CXO_REG     | 0,1,2,3      | 0        | corresponds to 0/1/2/3-stage output register, and the       |
| C/10_ILLO   | 0,1,2,3      |          | corresponding register needs to be enabled. Refer to Table  |
|             |              |          | 2-2Table 2-2Table 2-2 for detailed structure.               |
|             |              |          | X-port register enable; when it is 0 and MODEIN[0]=0,       |
|             |              |          | X_REG is not used; when it is 1, XREG1 is used; when it is  |
| X_REG       | 0,1,2,3      | 0        | 2 or 3 and MODEIN[0]=0, XREG1 and XREG2 are used;           |
| A_REG       | 0,1,2,3      |          | the corresponding register needs to be enabled.             |
|             |              |          | When MODEIN[0]=1. XREG1 is used, independent of this        |
|             |              |          | parameter; the corresponding register needs to be enabled.  |
|             |              |          | XB-port register enable                                     |
| XB_REG      | 0,1          | 0        | 0: Not enabled                                              |
|             |              |          | 1: Enabled                                                  |
|             |              |          | Y-port register enable; when it is 0 and MODEIN[4]=0,       |
|             |              |          | YREG is not used; when it is 1, YREG1 is used; when it is 2 |
|             |              |          | and MODEIN[4]=0, YREG2 is used; when it is 3 and            |
| Y_REG       | 0,1,2,3      | 0        | MODEIN[4]=0, YREG1 and YREG2 are used;                      |
|             |              |          | corresponding registers need to be enabled.                 |
|             |              |          | When MODEIN[4]=1, Y_REG1 is used, independent of this       |
|             |              |          | parameter; the corresponding register needs to be enabled.  |
|             |              |          | Z-port register enable                                      |
| Z_REG       | 0,1          | 0        | 0: Not enabled                                              |
|             |              |          | 1: Enabled                                                  |
|             |              |          | PREADD register enable                                      |
| PREADD_REG  | 0,1          | 0        | 0: Not enabled                                              |
|             |              |          | 1: Enabled                                                  |
| MULT_REG    | 0,1          | 0        | Mult register enable                                        |
| L           | ı            | 1        | ı                                                           |

(UG040003, V1.3) 13 / 37



| Parameter       | Valid Values   | Defaults | <b>Function Description</b>                                                       |
|-----------------|----------------|----------|-----------------------------------------------------------------------------------|
|                 |                |          | 0: Not enabled                                                                    |
|                 |                |          | 1: Enabled                                                                        |
|                 |                |          | P-port output register enable                                                     |
| P_REG           | 0,1            | 0        | 0: Not enabled                                                                    |
|                 |                |          | 1: Enabled                                                                        |
| MODERY DEG      |                | 0        | MODEIN register enable                                                            |
| MODEIN_REG      | 0,1            | 0        | 0: Not enabled                                                                    |
|                 |                |          | 1: Enabled                                                                        |
| MODEY_REG       | 0,1            | 0        | MODEY register enable 0: Not enabled                                              |
| MODET_REG       | 0,1            | 0        | 1: Enabled                                                                        |
|                 |                |          | MODEZ register enable                                                             |
| MODEZ_REG       | 0,1            | 0        | 0: Not enabled                                                                    |
|                 |                |          | 1: Enabled                                                                        |
|                 |                |          | X input selection:                                                                |
| X_SEL           | 0,1            | 0        | 0: Select X input                                                                 |
|                 |                |          | 1: Select CXI cascade input                                                       |
|                 |                |          | XB_MUX backward transfer selection:                                               |
| XB_SEL          | 0,1,2,3        | 0        | 0: XB direct input                                                                |
| AD_SEE          | 0,1,2,3        |          | 1: CXBI cascade input                                                             |
|                 |                |          | 2/3: Select CXO[24:0]                                                             |
| AGYAIG DOT      | 0.1            | 0        | Asynchronous reset enable                                                         |
| ASYNC_RST       | 0,1            | 0        | 0: Select synchronous reset                                                       |
| Har and         | 0.1            | 0        | 1: Select asynchronous reset                                                      |
| USE_SIMD        | 0,1            | 0        | SIMD mode selection; SIMD mode is enabled when it is 1                            |
|                 |                |          | When the Rounding function is not used, set "P_INITO" to                          |
| P_INIT0         | 48'h0-         | 48'h0    | 48'h0;                                                                            |
|                 | 48'hffffffffff |          | To use the Rounding function, set it up in accordance with                        |
|                 |                |          | 2.4.1 Rounding Function.  When the Rounding function is not used: if the post-add |
|                 |                |          | function is also not used, set "P_INIT1" to 48'h0; if the                         |
|                 | 48'h0-         |          | post-add function is used, set "P_INIT1" as the initial value                     |
| P_INIT1         | 48'hffffffffff | 48'h0    | for the post-add operation;                                                       |
|                 |                |          | To use the Rounding function, set it up in accordance with                        |
|                 |                |          | 2.4.1 Rounding Function.                                                          |
|                 |                |          | Round mode parameters, used in conjunction with                                   |
|                 |                |          | "P_INIT0" and "P_INIT1";                                                          |
| ROUNDMODE_SEL   | 0,1            | 0        | When the Rounding function is not used, set                                       |
|                 |                |          | "ROUNDMODE_SEL" to 0;                                                             |
|                 |                |          | To use the Rounding function, set it up in accordance with                        |
| GDO DEG         | 0.1            | 0        | 2.4.1 Rounding Function.                                                          |
| CPO_REG         | 0,1            | 0        | CPO, COUT output register enable                                                  |
| TIGE A GGY CYYY |                |          | Configure Postadder feedback                                                      |
| USE_ACCLOW      | 0,1            | 0        | 0: Use all 48 bits                                                                |
|                 |                |          | 1: Use only the lower 17 bits                                                     |
| CIN_SEL         | 0,1            | 0        | Select carry CIN_i input source 0: MODEY[2]   MODEZ[3]                            |
| CIN_SEL         | 0,1            | 0        | 0. MODE1[2]  MODE2[3]<br>  1: CIN                                                 |
|                 |                | <u> </u> | Global reset enable                                                               |
| GRS_EN          | "TRUE",        | "TRUE"   | "FALSE": Not enabled                                                              |
|                 | "FALSE"        |          | "TRUE": Enabled                                                                   |

(UG040003, V1.3) 14/37



#### 2.2.4 Mode Descriptions

APM includes a 25-bit preadder and a 25-bit \* 18-bit binary complement multiplier. Their data paths are selected by MODEIN, MODEY, and MODEZ, and then connect to the postadd unit. APM inputs are connected to each arithmetic unit, and users can manually select X- and Y-port inputs for a single or two register stages to meet different APM applications. Users can select XB- and Z-port inputs, and control signal inputs for a single register stage. To achieve the maximum speed specified in the Data Sheet, enable all pipeline registers.

The operating mode of the APM is controlled by three sets of signals: MODEIN[4:0], MODEY[2:0], and MODEZ[3:0]. Table 2-3 shows their port descriptions, and Table 2-4 lists the MODEIN functions (control the preadder to select the XB data). Two-stage X1, X2 and Y1, Y2 registers can achieve consistent functional data delays under time-division multiplexing.

Table 2-3 MODE Port Function Description

| Signal     | Description                                                                      |
|------------|----------------------------------------------------------------------------------|
| MODEIN[4]  | 0: Y2                                                                            |
| MODEIN[4]  | 1: Y1                                                                            |
|            | Preadder add/subtract selection                                                  |
| MODEIN[3]  | 0: Add                                                                           |
|            | 1: Subtract                                                                      |
| MODEZ[3]   | Bitwise inversion of ZMUX output, 1 is valid (then adding 1 through CIN_i in the |
| MODEZ[3]   | postadder to achieve negation)                                                   |
|            | ZMUX output selection                                                            |
|            | 0: Zero                                                                          |
|            | 1: Postadder feedback                                                            |
|            | 2: Z input                                                                       |
| MODEZ[2:0] | 3: Cascaded output of the previous-stage APM                                     |
|            | 4: Cascaded output of the previous-stage APM, which shifts right by 17 bits      |
|            | 5: Cascaded output of the previous-stage APM, , which shifts right by 24 bits    |
|            | 6: Cascaded output of the previous-stage APM, which shifts right by 16 bits      |
|            | 7: Cascaded output of the previous-stage APM, which shifts right by 8 bits       |
| MODEY[2]   | Bitwise inversion of YMUX output, 1 is valid (then adding 1 through CIN_i in the |
| MODET[2]   | postadder to achieve negation)                                                   |
|            | YMUX output selection                                                            |
|            | 0: Zero                                                                          |
| MODEY[1:0] | 1: Multiplier output                                                             |
|            | 2: Postadder feedback                                                            |
|            | 3: Large bit-width data {X[29:0], Y[17:0]}                                       |

Note: For detailed structures of the functions in the table, refer to Figure 2–1.

(UG040003, V1.3)



Table 2-4 MODEIN Function List

| MODEIN [3] | MODEIN [2] | MODEIN [1] | MODEIN [0] | "PREADD" | X_MULT |
|------------|------------|------------|------------|----------|--------|
| X          | X          | 0          | 0          | 0        | zero   |
| X          | X          | 0          | 1          | 0        | zero   |
| x          | x          | 1          | 0          | 0        | X2     |
| X          | X          | 1          | 1          | 0        | X1     |
| 0          | 0          | 0          | 0          | 1        | zero   |
| 0          | 0          | 0          | 1          | 1        | zero   |
| 0          | 0          | 1          | 0          | 1        | X2     |
| 0          | 0          | 1          | 1          | 1        | X1     |
| 0          | 1          | 0          | 0          | 1        | XB     |
| 0          | 1          | 0          | 1          | 1        | XB     |
| 0          | 1          | 1          | 0          | 1        | X2+XB  |
| 0          | 1          | 1          | 1          | 1        | X1+XB  |
| 1          | 0          | 0          | 0          | 1        | zero   |
| 1          | 0          | 0          | 1          | 1        | zero   |
| 1          | 0          | 1          | 0          | 1        | X2     |
| 1          | 0          | 1          | 1          | 1        | X1     |
| 1          | 1          | 0          | 0          | 1        | -XB    |
| 1          | 1          | 0          | 1          | 1        | -XB    |
| 1          | 1          | 1          | 0          | 1        | X2-XB  |
| 1          | 1          | 1          | 1          | 1        | X1-XB  |

(UG040003, V1.3) 16/37



#### 2.3 APM Operating Modes

#### 2.3.1 Multiplication Mode



Figure 2-5 Multiplication Mode Application Diagram

As shown in Figure 2-5, when APM is configured in multiplication mode, its implementation expression is:

#### $P=X\times Y$

The main features of multiplication mode include:

- Each APM can perform two 12×9 operations (USE\_SIMD=1) or one 25×18 operation (USE\_SIMD=0).
- Optional input/output register

After enabling the Preadd Unit in APM, APM can be configured into a pre-addition multiplication mode through Port XB, with the arithmetic expression as follows:

$$P=Y\times(X\pm XB)$$

In this mode, each APM can perform two  $(12\pm12)\times9$  operations or one  $(25\pm25)\times18$  operation, supporting dynamic/static pre-add/subtract control. In addition to the optional input/output registers, users can also choose to enable the internal pipeline registers in the pre-addition multiplication mode, as illustrated in Figure 2-6:

(UG040003, V1.3) 17 / 37





Figure 2-6 Application Diagram of Pre-addition Multiplication Mode

Figure 2-7 shows the typical timing of multiplication mode, where  $P=Y\times(X+XB)$ . When only the one-stage register is enabled, the P-port calculation result corresponding to the X-port and Y-port input data will be output on the next rising edge of the clock.



Figure 2-7 Typical Timing Diagram for Multiplication Mode

(UG040003, V1.3) 18 / 37



#### 2.3.2 General Multiply-Add Mode



Figure 2-8 Application Diagram of General Multiply-Add Mode

As shown in Figure 2-8, when APM is configured in general multiply-add mode, its implementation expression is:

$$P=X\times Y\pm Z$$
,  $-X\times Y+Z$  or  $-X\times Y-Z-1$ 

The main features of the general multiply-add mode include:

- Each APM can perform two 12×9±24 operations (USE\_SIMD=1) or one 25×18±48 operation (USE\_SIMD=0).
- > Signed numbers are supported, and addition and subtraction can be dynamically/statistically controlled.
- > Optional input/output registers

Instantiate using GTP\_APM\_E2 unit. Figure 2-9 shows the typical timing for general multiply-add mode, where P=X×Y+Z. After the one-stage register is enabled, the P-port calculation result corresponding to the X-port and Y-port input data is output on the next clock rising edge.

When MODEY[2]==1, the output of the multiplier is inverted at Ymux, and then plus 1 at the postadder, which is equivalent to negative the multiplier output.

When MODEZ[3]==1, the output of Zmux is inverted, and then plus 1 at the postadder, which is equivalent to negative the Zmux output.

(UG040003, V1.3)





Figure 2-9 Typical Timing for General Multiply-Add Mode

#### 2.3.3 Multiply-Accumulate Mode



Figure 2-10 Application Diagram of Multiply-Accumulate Mode

As shown in Figure 2-10, when APM is configured in multiply-accumulate mode, its implementation expression is:

$$P=P \pm X \times Y$$
 or  $P=-P \pm X \times Y$  or  $P=-P - X \times Y-1$ 

The main features of the multiply-accumulate mode include:

A single APM can perform one 25\*18 multiply-accumulate operation (P is 48bit) or two 12\*9 multiply-accumulate operations (P is two 24bits)

(UG040003, V1.3) 20 / 37



- > Signed numbers, and dynamic/static post-add/subtract control supported
- > Optional input/output registers
- > P value can be preset (via P\_INIT1)
- > RELOAD function supported

After enabling the Preadd Unit in APM, APM can be configured into a pre-addition multiply-accumulate mode, with its implementation expression as follows:

$$P=P\pm Y\times (X\pm XB)$$
 or  $P=-P+Y\times (X\pm XB)$  or  $P=-P-Y\times (X\pm XB)-1$ 

The pre-addition multiply-accumulate mode has two levels of internal pipeline registers to choose from, and the application diagram is shown in Figure 2-11:



Figure 2-11 Application Diagram of Pre-addition Multiply-Accumulate Mode

Figure 2-12 shows the typical timing for multiply-accumulate mode, where X=1, Y=1, P=P+X\*Y, and P is output only when CEP is active. After P\_REG is enabled, when there is only the one-stage register, the P-port calculation result corresponding to the X-port and Y-port input data will be output on the next rising edge of the clock.

(UG040003, V1.3) 21 / 37



Figure 2-12 Typical Timing of Multiply-Accumulate Mode

#### 2.3.4 FIR Application

FIR operations can also be achieved through APM cascading, and a typical FIR filter can be described by the following expression:

$$y_n = \sum_{i=0}^{N-1} x_{n-i} h_i = x_n h_0 + x_{n-1} h_1 + \dots + x_{n-N+1} h_{N-1}$$

x is the input data stream, y is the output data stream, and h is the coefficient. Figure 2-13 shows a 8-stage Symmetric systolic FIR operation by cascading 4 APMs.



Figure 2-13 Symmetric Systolic FIR Functional Diagram

By configuring GTP\_APM\_E2 units, various forms of FIR computations can be implemented, with specific implementation types and parameter configuration recommendations shown in Table 2-5 (CPO\_REG = 1 in all FIR configurations).

Table 2-5 Typical FIR Filter Implementation

| Filter Type First-Stage APM Intermediate-Stage APM Last-Stage APM |
|-------------------------------------------------------------------|
|-------------------------------------------------------------------|

(UG040003, V1.3) 22 / 37



| Filter Type                          | First-Stage APM                                                         | Intermediate-Stage APM                                                  | Last-Stage APM                                                |
|--------------------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------|
| Common setting:                      | CPO_REG=1                                                               |                                                                         |                                                               |
| Systolic FIR                         | CXO_REG=2<br>X_REG=1<br>X_SEL=0                                         | CXO_REG=2<br>X_REG=1<br>X_SEL=1                                         | X_REG=1<br>X_SEL=1                                            |
| 2-Channel Systolic FIR               | CXO_REG=3<br>X_REG=1<br>X_SEL=0                                         | CXO_REG=3<br>X_REG=1<br>X_SEL=1                                         | X_REG=1<br>X_SEL=1                                            |
| Transposed FIR                       | CXO_REG=1<br>X_REG=1<br>X_SEL=0                                         | CXO_REG=0<br>X_REG=0<br>X_SEL=1                                         | X_REG=0<br>X_SEL=1                                            |
| Symmetrical FIR (even tap)           | USE_PREADD=1<br>CXO_REG=2<br>X_REG=1<br>X_SEL=0<br>XB_SEL=3<br>XB_REG=0 | USE_PREADD=1<br>CXO_REG=2<br>X_REG=1<br>X_SEL=1<br>XB_SEL=3<br>XB_REG=0 | USE_PREADD=1<br>CXO_REG=2<br>X_REG=1<br>X_SEL=1<br>XB_SEL=2/3 |
| Symmetrical FIR (odd tap)            | USE_PREADD=1<br>CXO_REG=2<br>X_REG=1<br>X_SEL=0<br>XB_SEL=3<br>XB_REG=0 | USE_PREADD=1<br>CXO_REG=2<br>X_REG=1<br>X_SEL=1<br>XB_SEL=3<br>XB_REG=0 | USE_PREADD=0<br>CXO_REG=1<br>X_REG=1<br>X_SEL=1<br>XB_SEL=2/3 |
| 2-Channel Symmetrical FIR (even tap) | USE_PREADD=1<br>CXO_REG=3<br>X_REG=1<br>X_SEL=0<br>XB_SEL=3<br>XB_REG=1 | USE_PREADD=1<br>CXO_REG=3<br>X_REG=1<br>X_SEL=1<br>XB_SEL=3<br>XB_REG=1 | USE_PREADD=1<br>CXO_REG=3<br>X_REG=1<br>X_SEL=1<br>XB_SEL=2/3 |
| 2-Channel Symmetrical FIR (odd tap)  | USE_PREADD=1<br>CXO_REG=3<br>X_REG=1<br>X_SEL=0<br>XB_SEL=3<br>XB_REG=1 | USE_PREADD=1<br>CXO_REG=3<br>X_REG=1<br>X_SEL=1<br>XB_SEL=3<br>XB_REG=1 | USE_PREADD=0<br>CXO_REG=1<br>X_REG=1<br>X_SEL=1<br>XB_SEL=2/3 |

#### **2.4 Function Descriptions**

#### 2.4.1 Rounding Function

The postadd unit of Logos2 APM supports Direct rounding and Round-toward-nearest for multiplication and multiply-add operations. The Rounding function means regarding the low N bits output by the postadder as decimal places, and then discarding the decimal places to obtain the nearest integer value. In practical use, the Postadder calculates a 48-bit result according to different Rounding modes. Users need to manually extract P[47:N] for rounding, where  $N \in [1,45]$ , and N=0 (no rounding). Table 2-6 lists the detailed functions.

(UG040003, V1.3) 23 / 37



Table 2-6 Detailed Rounding Function List

| Rounding Fund   | ction                         | Function<br>Example                             | Multiply<br>Function | Multiply-Add-Subtract<br>Function | Implementation<br>Method (N is<br>the float<br>number<br>position)                                  |
|-----------------|-------------------------------|-------------------------------------------------|----------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------|
|                 | Round-ceiling                 | 3.1,3.5,3.9>4<br>-3.1,-3.5,-3.9>-3              | Supported            | Supported                         | +2^N-1, and then rounding                                                                           |
|                 | Round-floor                   | 3.1,3.5,3.9>3<br>-3.1,-3.5,-3.9>-4              | Supported            | Supported                         | Direct rounding                                                                                     |
| Direct rounding | Round-toward zero             | 3.1,3.5,3.9>3<br>-3.1,-3.5,-3.9>-3              | Supported            | Supported                         | +2^N-1 for<br>negative<br>numbers, direct<br>rounding for<br>positive numbers                       |
|                 | Round-away<br>from zero       | 3.1,3.5,3.9>4<br>-3.1,-3.5,-3.9>-4              | Supported            | Supported                         | +2^N-1 for<br>positive<br>numbers, direct<br>rounding for<br>negative<br>numbers                    |
|                 | Symmetric<br>Round-half-up    | 3.1>3;<br>3.5,3.9>4<br>-3.1>-3;<br>-3.5,-3.9>-4 | Supported            | Supported                         | +2^(N-1) for<br>positive<br>numbers,<br>+2^(N-1)-1 for<br>negative<br>numbers, and<br>then rounding |
| Round-          | Asymmetric<br>Round-half-up   | 3.1>3;<br>3.5,3.9>4<br>-3.1,-3.5>-3;<br>-3.9>-4 | Supported            | Supported                         | +2^(N-1), and then rounding                                                                         |
| toward-nearest  | Symmetric<br>Round-half-down  | 3.1,3.5>3;<br>3.9>4<br>-3.1,-3.5>-3;<br>-3.9>-4 | Supported            | Supported                         | +2^(N-1)-1 for positive numbers, +2^(N-1) for negative numbers, and then rounding                   |
|                 | Asymmetric<br>Round-half-down | 3.1,3.5>3;<br>3.9>4<br>-3.1>-3;<br>-3.5,-3.9>-4 | Supported            | Supported                         | +2^(N-1)-1, and then rounding                                                                       |

Table 2-7 shows the parameter configurations for Logos2 APM to implement different rounding functions:

Table 2-7 List of Rounding Function Configurations

| Rounding Function |                      | ROUNDMODE_SEL | P_INIT0 | P_INIT1 |
|-------------------|----------------------|---------------|---------|---------|
|                   | Round-ceiling        | 0             | 2^N-1   | 0       |
| Direct rounding   | Round-floor          | 0             | 0       | 0       |
|                   | Round-toward zero    | 1             | 0       | 2^N-1   |
|                   | Round-away from zero | 1             | 2^N-1   | 0       |

(UG040003, V1.3) 24 / 37



| Rounding Function        | 1                             | ROUNDMODE_SEL | P_INIT0   | P_INIT1   |
|--------------------------|-------------------------------|---------------|-----------|-----------|
|                          | Symmetric<br>Round-half-up    | 1             | 2^(N-1)   | 2^(N-1)-1 |
| Round-<br>toward-nearest | Asymmetric<br>Round-half-up   | 0             | 2^(N-1)   | 0         |
|                          | Symmetric<br>Round-half-down  | 1             | 2^(N-1)-1 | 2^(N-1)   |
|                          | Asymmetric<br>Round-half-down | 0             | 2^(N-1)-1 | 0         |

#### 2.4.2 Time Division Multiplexing

Logos2 APM supports time-division multiplexing. Table 2-8 shows the time-division multiplexing operations and their parameter configurations.

| Configuration    | Register  |          |            | Dynamic Control Configuration |               |                |                |
|------------------|-----------|----------|------------|-------------------------------|---------------|----------------|----------------|
| Function         | Input_reg | Pipe_reg | Output_reg | MODEIN<br>[1]                 | MODEIN<br>[2] | MODEY<br>[1:0] | MODEZ<br>[2:0] |
| MULT25           | 1         | 1        | 1          | 1                             | 0             | 2'b01          | 3'b000         |
| PREADD_MULT25    | 1         | 1        | 1          | 1                             | 1             | 2'b01          | 3'b000         |
| MULTADD25        | 1         | 1        | 1          | 1                             | 0             | 2'b01          | 3'b010         |
| PRE_MULTADD25    | 1         | 1        | 1          | 1                             | 1             | 2'b01          | 3'b010         |
| Wide bit ADD/SUB | 2         | 0        | 1          | 0                             | 0             | 2'b11          | 3'b010         |

Table 2-8 Time-Division Multiplexing Details

- 1. When implementing time-division multiplexing, APM-supported functions can be configured into three-stage registers.
- 2. Input\_reg includes input registers for all data paths and control signals. When X and Y paths are time-division multiplexed, two input register delays are needed, i.e., X/Y\_REG[1:0] should be set to 2'b11. In the time-division multiplexing function, Pipe\_reg is MULT\_REG and Output reg is P REG.
- 3. When the Ymux data reaching POSTADD has 2 CLK delays, MODEY[1:0] has only 1 input register in the APM. It needs one staggered CLK delay, or compensate for one CLK delay outside the APM through MODEY[1:0].
- 4. The Z path and MODEZ both have 1 CLK delay. Control them with one staggered delay compared with data on the X and Y paths, or compensate for one CLK delay outside the APM.
- 5. MODEIN [0], MODEIN [4] are fixed at 1, POSTADD is always enabled, and if PREADD function is used in time-division multiplexing, PREADD is always enabled, PREADD\_REG is not enabled (deactivated if PREADD is unused).

(UG040003, V1.3) 25 / 37



6. PREADD\_MULT25 and PRE\_MULTADD25 do not have PREADD\_REG, making it impossible to achieve the maximum frequency.

(UG040003, V1.3) 26 / 37



## **Chapter 3 Appendix**

#### 3.1 Cascading Capabilities

Cascading APMs can achieve higher bit-width operations. Table 3-1 describes the functions achieved by APM cascading. Table 3-1 show examples for reference only. Cascading input ports can only be connected to the cascading output ports of the previous stage, and cascading output ports can only be connected to the cascading input ports of the next stage. Leave them floating when unused.

Table 3-1 Descriptions of Functions Achieved by APM Cascading

| APM Cascading       | Capabilities                                      |  |  |
|---------------------|---------------------------------------------------|--|--|
|                     | Two (12×9+12×9)                                   |  |  |
|                     | Two [(12+12)×9+(12+12)×9]                         |  |  |
|                     | Output 65-bit MULTACC25                           |  |  |
|                     | Output 96-bit MULTACC25                           |  |  |
|                     | Output 96-bit ADD/ACC (addition)                  |  |  |
|                     | 25×18+25×18                                       |  |  |
| Cascading 2 APMs    | (25+25)×18+(25+25)×18                             |  |  |
| Cascaulig 2 AFIVIS  | Output 65-bit PREADD_MULTACC25                    |  |  |
|                     | Output 96-bit PREADD_MULTACC25                    |  |  |
|                     | 49×18 (only use CPI 24-bit right shift function)  |  |  |
|                     | 42×18 (only use CPI 17-bit right shift function)  |  |  |
|                     | 25×35 (only use CPI 17-bit right shift function)  |  |  |
|                     | 25×34 (only use CPI 16-bit right shift function)  |  |  |
|                     | (25+25)×35                                        |  |  |
|                     | Two 24-bit [MAC+(12×9+12×9)]                      |  |  |
|                     | Two 24-bit [MAC+((12+12)×9+(12+12)×9)]            |  |  |
|                     | Output 48-bit MAC+(25×18+25×18)                   |  |  |
|                     | Output 48-bit MAC+((25+25)×18+(25+25)×18)         |  |  |
|                     | 59×18 (only use CPI 17-bit right shift function)  |  |  |
| Cascading 3 APMs    | 25×52 (only use CPI 17-bit right shift function)  |  |  |
|                     | 25×50 (only use CPI 16-bit right shift function)  |  |  |
|                     | 73×18 (only use CPI 24-bit right shift function)  |  |  |
|                     | MAC+42×18                                         |  |  |
|                     | MAC+25×35                                         |  |  |
|                     | MAC+(25+25)×35                                    |  |  |
| Cascading 4 APMs    | Two [(12×9+12×9)+(12×9+12×9)]                     |  |  |
| Cascading 4 At IVIS | Two [((12+12)×9+(12+12)×9)+((12+12)×9+(12+12)×9)] |  |  |

(UG040003, V1.3) 27 / 37



| Output 65-bit MAC+(25×18+25×18)                        |
|--------------------------------------------------------|
| Output 65-bit MAC+((25+25)×18+(25+25)×18)              |
| (25×18+25×18)+(25×18+25×18)                            |
| ((25+25)×18+(25+25)×18)+((25+25)×18+(25+25)×18)        |
| 35×25+35×25 (only use CPI 17-bit right shift function) |
| 42×18+42×18 (only use CPI 17-bit right shift function) |
| 25×34+25×34 (only use CPI 16-bit right shift function) |
| 49×18+49×18 (only use CPI 24-bit right shift function) |
| 42×35 (only use CPI 17-bit right shift function)       |
| 25×69 (only use CPI 17-bit right shift function)       |
| 76×18 (only use CPI 17-bit right shift function)       |
| 49×34 (use CPI 16- and 8-bit right shift functions)    |
| 36×(25+25)+36×(25+25)                                  |

#### 3.2 Design Recommendations

- For high-speed filtering pipeline applications, it is recommended to use APM cascading, including adder cascading.
- The multiplier is dynamically controlled by signals such as MODEY, MODEZ, and MODEIN, offering high flexibility. Using registers and dynamic configuration modes in the design can make fuller use of APM performance compared to multiplier combinations.
- To achieve the highest performance of APM, use all pipeline registers. If not all registers can be used due to requirements for delay, please enable MREG as possible.
- ➤ Using internal cascade ports instead of fabric routing connections can save power consumption.
- Perform sign bit extension when performing operations with smaller bit widths.
- ➤ When multiple APMs are cascaded, the pipeline stages of different signal channels should match.

#### 3.3 Instantiate GTP for multiplication mode

The instantiation template of GTP for pre-addition multiplier is as follows:

- ➤ Enable the pre-add function with USE\_PREADD=1; not enable POSTADD
- ➤ Not use X port, Y port input registers; use MULT\_REG
- ➤ When MODEIN=5'b00110, X\_MULT=X2+XB, pre-addition is addition, select Y2. As X/Y port registers are not enabled, X1/X2 are equivalent to X, and Y1/Y2 are equivalent to Y.
- ➤ When MODEY=3'b000, MODEY controls the POSTADD function, with POSTADD not enabled.

(UG040003, V1.3) 28 / 37



- ➤ When MODEZ=4'b0000, Zmux is selected as 0, with Zmux output not inverted and POSTADD not enabled.
- ➤ When ROUNDMODE\_SEL=0, P\_INIT0 =48'd0, and P\_INIT1=48'd0, the rounding function is set to Round-floor.

```
\triangleright Output result is P=(X+XB)\times Y.
```

```
GTP_APM_E2 #(
     .GRS_EN ("TRUE"),
     .USE_POSTADD (0),
     .USE_PREADD(1), //Enable pre-add function
     .PREADD_REG (0),
     .X_{REG}(0),
     .CXO_REG (0),
     .XB_REG(0),
     .Y_REG(0),
     .Z_REG(0),
     .MULT_REG (0),
     .P_REG(0),
     .MODEY_REG(0),
     .MODEZ_REG (0),
     .MODEIN_REG (0),
     .X_SEL(0),
     .XB\_SEL(0),
     .ASYNC_RST (0),
     .USE_SIMD (0),
     .P_INIT0 (48'd0),
     .P_INIT1 (48'd0),
     .ROUNDMODE_SEL(0),
     .CPO_REG (0),
     .USE_ACCLOW (0),
     .CIN_SEL (0)
```

(UG040003, V1.3) 29 / 37



```
u0\_GTP\_APM\_E2
     .P(P),
     .CPO(),
     .COUT(),
     .CXO(),
     .CXBO(),
     .X(X),
     .CXI(),
     .CXBI(),
     .Y(Y),
     .Z(),
     .CPI(),
     .CIN(),
     .XB (XB),
     .MODEIN(5'b00110), //X_MULT=X2+XB, Y_MULT=Y2
     .MODEY(3'b000),
                           //YMUX output is 0
     .MODEZ(4'b0000),
                           //ZMUX output is 0
     .CLK(Clk),
     .RSTX(1'b0),
     .RSTXB(1'b0),
     .RSTY(1'b0),
     .RSTZ(1'b0),
     .RSTM(1'b0),
     .RSTP(1'b0),
     .RSTPRE(1'b0),
     .RSTMODEIN(1'b0),
     .RSTMODEY(1'b0),
     .RSTMODEZ(1'b0),
     .CEX1(1'b1),
     .CEX2(1'b1),
```

(UG040003, V1.3) 30 / 37



```
.CEX3(1'b1),
.CEXB(1'b1),
.CEY1(1'b1),
.CEY2(1'b1),
.CEZ(1'b1),
.CEM(1'b1),
.CEP(1'b1),
.CEPRE(1'b1),
.CEMODEIN(1'b1),
.CEMODEY(1'b1),
.CEMODEZ(1'b1)
```

#### 3.4 Instantiate GTP for multiply-add mode

The instantiation template of GTP for general multiply-add is as follows:

- ➤ Enable the accumulation function with USE\_POSTADD=1; not enable the PREADD function
- Not use X port, Y port input registers; use P\_REG
- ➤ When MODEIN=5'b00010, X\_MULT=X2, pre-addition applies addition (PREADD function not enabled). Select Y2. As X/Y port registers are not enabled, X1/X2 are equivalent to X, and Y1/Y2 are equivalent to Y.
- ➤ When MODEY=3'b001, MODEY controls the POSTADD function, select the multiplier output, with Ymux output not inverted.
- ➤ When MODEZ=4'b0010, Zmux is selected as Z input, with Zmux output not inverted.
- ➤ When ROUNDMODE\_SEL=0, P\_INIT0 =48'd0, and P\_INIT1=48'd0, the rounding function is set to Round-floor.

```
Output result is P=X*Y+Z
```

```
GTP_APM_E2 #(

.GRS_EN ("TRUE"),

.USE_POSTADD(1), //Enable postadd function

.USE_PREADD (0),

.PREADD_REG (0),

.X_REG (0),

.CXO_REG (0),
```

(UG040003, V1.3) 31 / 37



```
.XB_REG(0),
     .Y_REG (0),
     .Z_REG(0),
     .MULT_REG(0),
     .P_REG (0),
     .MODEY_REG(0),
     .MODEZ_REG (0),
     .MODEIN_REG (0),
     .X_SEL (1'b0),
     .XB\_SEL(0),
     .ASYNC_RST (0),
     .USE\_SIMD(0),
     .P_INIT0 (48'd0),
     .P_INIT1 (48'd0),
     .ROUNDMODE_SEL(0),
     .CPO_REG(0),
     .USE_ACCLOW (0),
     .CIN_SEL (0)
)
u0\_GTP\_APM\_E2
     .P(P),
     .CPO(),
     .COUT(),
     .CXO(),
     .CXBO(),
     .X(X),
     .CXI(),
     .CXBI(),
     .Y(Y),
     .Z(),
```

(UG040003, V1.3) 32 / 37



);

```
.CPI(),
.CIN(),
.XB (XB),
.MODEIN(5'b00010),
                     //X_MULT=X2
.MODEY(3'b001),
                     //YMUX outputs multiplier result
.MODEZ(4'b0010),
                     //ZMUX output is Z
.CLK(Clk),
.RSTX(1'b0),
.RSTXB(1'b0),
.RSTY(1'b0),
.RSTZ(1'b0),
.RSTM(1'b0),
.RSTP(1'b0),
.RSTPRE(1'b0),
.RSTMODEIN(1'b0),
.RSTMODEY(1'b0),
.RSTMODEZ(1'b0),
.CEX1(1'b1),
.CEX2(1'b1),
.CEX3(1'b1),
.CEXB(1'b1),
.CEY1(1'b1),
.CEY2(1'b1),
.CEZ(1'b1),
.CEM(1'b1),
.CEP(1'b1),
.CEPRE(1'b1),
.CEMODEIN(1'b1),
.CEMODEY(1'b1),
.CEMODEZ(1'b1)
```

(UG040003, V1.3) 33 / 37



#### 3.5 Instantiate GTP for multiply-accumulate mode

The instantiation template of GTP for multiply-accumulate is as follows:

- ➤ Enable the accumulation function with USE\_POSTADD=1; not enable the PREADD function
- ➤ Not enable X port, Y port input registers; use P\_REG
- ➤ When MODEIN=5'b00010, X\_MULT=X2, pre-addition applies addition (PREADD function not enabled). Select Y2. As X/Y port registers are not enabled, X1/X2 are equivalent to X, and Y1/Y2 are equivalent to Y.
- ➤ When MODEY=3'b001, MODEY controls the POSTADD function, select the multiplier output, with Ymux output not inverted (the result turns into P=P-X×Y if inverted).
- ➤ When MODEZ=4'b0001, Zmux is selected as the postadder feedback, with Zmux output not inverted (the result turns into P=-P+X×Y if inverted).
- ➤ When ROUNDMODE\_SEL=0, P\_INIT0 =48'd0, and P\_INIT1=48'd0, the rounding function is set to Round-floor.
- ➤ In multiply-accumulate mode, it is important to first set MODEZ to 4'b0000, initializing the internal APM postadd value to zero, then set the MODEZ value to 4'b0001 to perform the multiply-accumulate calculation.

```
➤ Output result is P=P+X*Y
   GTP_APM_E2 #(
        .GRS_EN ("TRUE"),
        .USE POSTADD(1),
                           //Enable postadd function
        .USE_PREADD (0),
        .PREADD_REG (0),
        .X_REG(0),
        .CXO_REG(0),
        .XB_REG(0),
        .Y_{REG}(0),
        .Z_REG(0),
        .MULT_REG (0),
        .P_REG (0),
        .MODEY REG (0),
        .MODEZ_REG(0),
        .MODEIN_REG (0),
```

(UG040003, V1.3) 34 / 37



```
.X_SEL(0),
     .XB\_SEL(0),
     .ASYNC_RST (0),
     .USE\_SIMD(0),
     .P_INIT0 (48'd0),
     .P_INIT1 (48'd0),
     .ROUNDMODE_SEL(0),
     .CPO_REG (1),
     .USE_ACCLOW (0),
     .CIN\_SEL(0)
)
u0_GTP_APM_E2
     .P(P),
     .CPO(),
     .COUT(),
     .CXO(),
     .CXBO(),
     .X(X),
     .CXI(),
     .CXBI(),
     .Y(Y),
     .Z(),
     .CPI(),
     .CIN(),
     .XB (XB),
     .MODEIN(5'b00010), //X_MULT=X2
     .MODEY(3'b001),
                          //YMUX outputs multiplier result
     .MODEZ(4'b0001),
                         //ZMUX output is postadder feedback
     .CLK(Clk),
     .RSTX(1'b0),
```

(UG040003, V1.3) 35 / 37



);

```
.RSTXB(1'b0),
.RSTY(1'b0),
.RSTZ(1'b0),
.RSTM(1'b0),
.RSTP(1'b0),
.RSTPRE(1'b0),
.RSTMODEIN(1'b0),
.RSTMODEY(1'b0),
.RSTMODEZ(1'b0),
.CEX1(1'b1),
.CEX2(1'b1),
.CEX3(1'b1),
.CEXB(1'b1),
.CEY1(1'b1),
.CEY2(1'b1),
.CEZ(1'b1),
.CEM(1'b1),
.CEP(1'b1),
.CEPRE(1'b1),
.CEMODEIN(1'b1),
.CEMODEY(1'b1),
.CEMODEZ(1'b1)
```

(UG040003, V1.3) 36/37



#### **Disclaimer**

#### **Copyright Notice**

This document is copyrighted by Shenzhen Pango Microsystems Co., Ltd., and all rights are reserved. Without prior written approval, no company or individual may disclose, reproduce, or otherwise make available any part of this document to any third party. Non-compliance will result in the Company initiating legal proceedings.

#### **Disclaimer**

- 1. This document only provides information in stages and may be updated at any time based on the actual situation of the products without further notice. The Company assumes no legal responsibility for any direct or indirect losses caused by improper use of this document.
- 2. This document is provided "as is" without any warranties, including but not limited to warranties of merchantability, fitness for a particular purpose, non-infringement, or any other warranties mentioned in proposals, specifications, or samples. This document does not grant any explicit or implied intellectual property usage license, whether by estoppel or otherwise.
- 3. The Company reserves the right to modify any documents related to its family's products at any time without prior notice.

(UG040003, V1.3) 37 / 37